# **Introduction to CUDA Programming Model**

- Compute Unified Device Architecture (CUDA)
- Execution model: kernels, threads, blocks, and grids
- Basic CUDA concepts
- Example application: matrix multiplication
- CUDA Toolkit: libraries, compiler, debugger, emulator

### **CUDA Device and Architecture**

### **Characteristics of a CUDA Device**

The interaction between CPU and GPU is characterized as coorperative. Unlike shared memory models, the programmer should explicitly allocate memory and computational resources on GPU, which aims to boost performance. The entrance of program is on CPU, and after reaching some specific locations, CPU instructs GPU to do programming tasks. GPU would report its status to CPU, to provide enough information to continue the control flow.

Inner GPU, it's kernel that executed. The NVIDIA compiler automatically distribute data and program into different thread blocks in compile time, and after GPU fetches such information, it would, by hardware, allocate such threads into different warps, as the basic component of parallel execution. The parallel execution of warps are monitored, and optimized by warp schedulers.

### **Cooperative Interaction Between CPU and GPU**

**Explicit Resource Allocation**. Unlike shared memory models, CUDA requires the programmer to explicitly allocate memory and computational resources on the GPU. This explicit control allows for fine-tuning performance by leveraging the GPU's strengths in parallel computation.

**Program Entry and Control Flow**. The CPU, often referred to as the host, is responsible for the overall control flow of the program. It initializes data, allocates memory, and launches kernels on the GPU. After the GPU completes its tasks, it reports its status back to the CPU, which then continues the control flow based on the results.

**Synchronization and Status Reporting**. After launching a kernel, the CPU can synchronize with the GPU to ensure that the kernel has completed execution before proceeding. This is done using cudaDeviceSynchronize.

### Inner GPU Execution

**Kernel Execution**. A kernel is a function written in CUDA C/C++ that is executed on the GPU. Kernels are launched by the CPU, specifying the number of thread blocks and threads per block.

**Thread Hierarchy**. The CUDA programming model uses a hierarchical structure to organize threads. Threads are grouped into blocks, and blocks are grouped into a grid. This hierarchy allows for scalable parallelism.

**Memory Hierarchy**. CUDA provides different types of memory, each with its own characteristics and use cases. These include global memory, shared memory, constant memory, and registers.

### **Automatic Distribution of Data and Program:**

- The NVIDIA compiler (nvcc) distributes data and program instructions into different thread blocks at compile time. Each thread block contains multiple threads, which are further divided into warps for parallel execution.
- Example: The kernel code above is compiled by nvcc, which determines the distribution of threads and blocks.

### Warp Execution and Scheduling

### **Warp Formation**:

- Threads within a block are grouped into warps, with each warp consisting of 32 threads. Warps are the basic units of execution on the GPU. The hardware manages the scheduling and execution of warps to ensure efficient parallel processing.
- Example: If a block has 64 threads, it will be divided into 2 warps, each with 32 threads.

### Warp Scheduling:

- The warp scheduler dynamically schedules warps based on their readiness to execute. This involves monitoring the state of each warp (e.g., waiting for memory access, ready to execute) and switching between warps to hide latencies and keep the GPU cores busy.
- Example: When warp 0 is waiting for a memory load, the scheduler can switch to warp 1 to execute the next instruction, thus maximizing throughput.

### **Latency Hiding and Context Switching:**

• The scheduler hides memory latencies by switching to other warps that are ready to execute. This is similar to how CPUs use context switching to handle interrupts and maintain responsiveness.

# **Own DRAM (Device Memory)**

### • Dedicated Device Memory

- CUDA devices have their own dedicated DRAM, known as device memory, which is separate from the host system's memory (RAM). This device memory is crucial for the GPU to store large datasets, textures, and intermediate results needed for processing. The isolation of memory spaces ensures that the GPU can access its memory quickly without being bottlenecked by the CPU's memory bandwidth.
- **Memory Hierarchy and Types**. The memory hierarchy in a CUDA device includes several types of memory, each with different characteristics:
  - **Global Memory**: This is the main memory space of the GPU and is accessible by all threads. It has high capacity but relatively high latency.
  - **Shared Memory**: Shared memory is a small, low-latency memory space shared among threads within the same block. It is much faster than global memory and is used for inter-thread communication and to cache frequently accessed data.
  - **Constant Memory**: This is a read-only memory space that is cached and optimized for broadcasting the same value to multiple threads.
  - **Texture Memory**: This is optimized for read-only access patterns typical in graphics applications and offers hardware-accelerated filtering and addressing modes.
  - Registers: Registers are the fastest memory type, private to each thread and used for storing temporary variables.

### • Memory Management and Data Transfer

- To utilize the GPU's memory, the CPU must manage data transfers between host memory and device memory. This is achieved using CUDA API functions like cudaMalloc() for allocating device memory, cudaMemcpy() for copying data between host and device, and cudaFree() for deallocating device memory.
- Efficient data transfer and memory management are critical for achieving high
  performance in CUDA applications. Developers must minimize data transfers and
  carefully manage memory allocation to avoid bottlenecks. Techniques such as
  overlapping computation with data transfer (using CUDA streams and asynchronous
  memory operations) can help in optimizing the performance.

### • Hardware Implementation

- The GPU's memory controller manages access to the device memory, handling read and write requests from the SPs. The memory controller uses techniques like memory coalescing to optimize access patterns and reduce latency. Additionally, the GPU's architecture supports high-bandwidth memory interfaces, allowing for rapid data transfer between the GPU and its memory.
- The separation of device memory from host memory means that data must be explicitly transferred between them. This is managed by the GPU driver and CUDA runtime, which coordinate the data transfers over the PCIe bus, ensuring data integrity and efficient usage of bandwidth.

### Parallel Execution of Threads

#### • Overview of Parallel Execution

 One of the core strengths of CUDA devices is their ability to execute thousands of threads in parallel. This capability arises from the GPU's architecture, which is designed to handle large-scale parallelism. Each thread performs a small part of a larger computation, enabling massive parallelism. This is particularly advantageous for tasks such as matrix multiplication, image processing, and scientific simulations, where the same operation needs to be applied to many data elements independently.

### • Thread Hierarchy and Management

- Threads in CUDA are organized into a hierarchical structure comprising grids and blocks.
   A grid consists of multiple blocks, and each block contains multiple threads. This hierarchy allows for flexible organization and efficient execution of parallel tasks.
  - **Grids**: The top level of the hierarchy, representing the entire collection of threads required to execute a kernel.
  - **Blocks**: Subdivisions of the grid, containing a fixed number of threads. Blocks are scheduled independently and can be executed in any order.
  - **Threads**: The individual execution units within blocks. Each thread executes the same kernel code but operates on different data.

#### Warp and Scheduler

 A warp is a group of 32 threads that execute the same instruction at any given time. The GPU's scheduler manages these warps and dynamically schedules them to maximize utilization and hide memory latency. ■ **Warp Scheduling**: The GPU scheduler can switch between warps to ensure that the computational units remain busy, even when some threads are waiting for memory operations to complete.

### • Allocation Mechanisms

- Static Allocation: The number of threads, blocks, and grids is defined at kernel launch.
   This static allocation simplifies the execution model but requires careful planning to optimize resource usage.
- Dynamic Allocation: Some CUDA features allow for dynamic allocation of resources during kernel execution, such as dynamic parallelism, where a kernel can launch other kernels.

### • Comparison with Sequential Programs

- In sequential programs, a single thread of execution processes instructions one after the other. This approach is straightforward but can be slow for large datasets or computeintensive tasks.
- In contrast, CUDA's parallel execution model breaks down the task into many small parts, allowing for simultaneous execution. This parallelism significantly accelerates the processing time for suitable tasks.

### • Comparison with Distributed Memory Programs

- Distributed memory programs, such as those using MPI (Message Passing Interface), involve multiple independent processes running on different nodes, each with its own memory. These processes communicate via message passing.
- CUDA's parallel execution model is similar in that it distributes work across many threads but differs in its shared memory architecture within the GPU. Threads within a block can communicate and synchronize using shared memory, providing a more integrated approach compared to the explicit message passing in distributed systems.

# **Definition and Role of Kernels in Data-Parallel Applications**

### • Definition of Kernels

• Kernels are functions written in CUDA C/C++ that execute on the GPU. They define the computation that each thread will perform. When a kernel is launched, it is executed by a specified number of threads in parallel.

### • Role in Data-Parallel Applications

- In data-parallel applications, the kernel is applied across a large dataset, with each thread handling a portion of the data. The parallel execution model allows for significant acceleration of computational tasks by distributing the workload among many threads.
  - Example: Matrix Multiplication. In matrix multiplication, each thread can be assigned to compute a single element of the output matrix. The kernel will perform the necessary computations for its assigned element, accessing the corresponding elements of the input matrices.
  - Example: Image Processing. In image processing, each thread might process a single pixel or a small region of the image. This parallel approach enables real-time image enhancements and transformations.

### • Memory Allocation for Kernels

• **Global Memory**: Kernels typically access global memory for input and output data. Each thread calculates its memory addresses based on its unique thread ID.

- Shared Memory: Within a block, threads can use shared memory to share data and coordinate their computations. This reduces the need for slower global memory accesses and enhances performance.
- Registers and Local Memory: Each thread has its own set of registers for storing temporary variables. If there are too many variables, local memory (a slower, off-chip memory) is used.

### • Kernel Launch Configuration

• The kernel launch configuration specifies the grid and block dimensions:

KernelFunction<<<<numBlocks, numThreadsPerBlock>>>(arguments);

- numBlocks: Specifies how many blocks the grid contains.
- numThreadsPerBlock: Specifies the number of threads within each block.

### • Synchronization within Kernels

CUDA provides synchronization mechanisms, such as \_\_syncthreads(), which ensures
that all threads within a block reach a certain point in the code before proceeding. This is
crucial for coordinating access to shared memory and avoiding race conditions.

### • Comparison with Sequential Programs

- Sequential programs execute one instruction at a time. A single-threaded matrix multiplication would compute each element of the output matrix in sequence.
- A parallel CUDA kernel for matrix multiplication computes multiple elements simultaneously, significantly reducing the computation time.

### • Comparison with Distributed Memory Programs

- In distributed memory programs, each process handles a portion of the dataset independently, and processes communicate via messages.
- CUDA kernels use shared memory for fast intra-block communication and global memory for larger data exchanges, offering a more cohesive memory model for parallel computation.

# **Array of Streaming Processors (SPs)**

### **Array of Streaming Processors (SPs)**

Each Streaming Multiprocessor (SM) in a CUDA device contains multiple Streaming Processors (SPs). These SPs are the fundamental cores that execute the instructions of a kernel. The architecture of an SM typically includes dozens of SPs, enabling it to handle many threads concurrently.

### Structure of SPs

• **Arithmetic Logic Units (ALUs)**. Each SP contains ALUs, which are responsible for performing integer arithmetic and logical operations. These units handle tasks such as addition, subtraction, bitwise operations, and comparisons. ALUs are essential for executing control flow operations and integer-heavy computations.

• **Floating-Point Units (FPUs)**. In addition to ALUs, SPs are equipped with FPUs, which are specialized for performing floating-point arithmetic. FPUs handle operations such as addition, subtraction, multiplication, division, and square root. These units are crucial for scientific computations, simulations, and other tasks that require high precision.

#### • Instruction Set

- SPs execute a rich instruction set that includes both integer and floating-point operations. The instruction set is designed to support a wide range of operations necessary for general-purpose computation, graphics rendering, and scientific calculations.
- Common Instructions: Include arithmetic operations (add, sub, mul, div), logical operations (and, or, xor), data movement instructions (load, store), and control flow instructions (branch, call).
- **Specialized Instructions**: Include transcendental functions (sin, cos, exp, log), and parallelism-oriented instructions such as synchronization and atomic operations.

### **Execution Pipeline**

**Pipeline Stages**. SPs feature a pipeline architecture that allows them to process multiple instructions simultaneously. The pipeline is divided into several stages, each handling a specific part of the instruction processing:

- 1. **Fetch**: Retrieves the instruction from the instruction cache.
- 2. **Decode**: Interprets the instruction and determines the necessary operations and resources.
- 3. **Execute**: Performs the arithmetic or logical operation using the ALUs or FPUs.
- 4. **Memory Access**: Reads from or writes to memory if the instruction involves data movement.
- 5. Write Back: Writes the result of the computation back to the register file or memory.

**Parallelism and Throughput**. The pipeline architecture of SPs enables high instruction throughput by allowing multiple instructions to be in different stages of execution simultaneously. This parallelism ensures that the computational units are utilized efficiently, maximizing the performance of the GPU.

### Interaction Between SPs

### Warp Execution

**Warp Definition**. A warp in CUDA consists of 32 threads that execute instructions in lock-step. This SIMD (Single Instruction, Multiple Data) model leverages data parallelism to achieve high performance. All threads in a warp execute the same instruction simultaneously but on different data elements.

**Example: Vector Addition**. Here, each thread computes one element of the result vector **C** from the corresponding elements of **A** and **B**.

```
__global__ void vectorAdd(float *A, float *B, float *C, int N) {
   int idx = threadIdx.x + blockDim.x * blockIdx.x;
   if (idx < N) {
        C[idx] = A[idx] + B[idx];
   }
}</pre>
```

**Branch Divergence**. Similar to branch prediction in CPUs, GPUs can suffer from branch divergence. If different threads within a warp take different execution paths due to conditional statements, the warp serially executes each path, reducing efficiency. If threads in the same warp follow different branches of the if statement, the warp executes both branches serially, reducing parallel efficiency.

```
__global__ void vectorAddWithCondition(float *A, float *B, float *C, int N) {
    int idx = threadIdx.x + blockDim.x * blockIdx.x;
    if (idx < N) {
        if (A[idx] > 0) {
            C[idx] = A[idx] + B[idx];
        } else {
            C[idx] = B[idx];
        }
    }
}
```

### **Warp Scheduling**

The GPU's warp scheduler dynamically selects which warp to execute next, based on readiness. This dynamic scheduling helps hide latencies due to memory accesses or other stalls, similar to how modern CPUs handle instruction-level parallelism and out-of-order execution. **Example**: Suppose warp 0 is waiting for data from global memory. The warp scheduler can switch to warp 1, which is ready to execute the next instruction, thus keeping the SM busy. Here, while one warp waits for global memory loads, another warp can execute to keep the pipeline busy, similar to how CPUs use hyper-threading to keep execution units busy.

```
__global__ void processVectors(float *A, float *B, float *C, int N) {
   int idx = threadIdx.x + blockDim.x * blockIdx.x;
   if (idx < N) {
      float a = A[idx]; // Load from global memory
      float b = B[idx]; // Load from global memory
      C[idx] = a + b; // Perform computation
   }
}</pre>
```

### **Synchronization**

Threads within a warp can synchronize using special instructions like \_\_syncthreads(), ensuring all threads reach a certain point before proceeding. This is akin to barriers in parallel programming on CPUs.

```
cudaCopy code__global__ void matrixTranspose(float *in, float *out, int width) {
    __shared__ float tile[32][32];
    int x = blockIdx.x * 32 + threadIdx.x;
    int y = blockIdx.y * 32 + threadIdx.y;
    tile[threadIdx.y][threadIdx.x] = in[y * width + x];
    __syncthreads();
    x = blockIdx.y * 32 + threadIdx.x;
    y = blockIdx.x * 32 + threadIdx.y;
    out[y * width + x] = tile[threadIdx.x][threadIdx.y];
}
```

<u>\_\_syncthreads()</u> ensures all threads in a block have written their data to shared memory before any thread reads from it, similar to barrier synchronization in multi-threaded CPU programs.

### **Inter-Warp Communication**

Communication between different warps typically relies on global memory. Each warp writes data to global memory, which can be read by other warps. This is analogous to inter-process communication (IPC) mechanisms in OS, where processes communicate via shared memory or message passing. Here, each block computes a partial sum and writes it to global memory. The final sum is accumulated using atomic operations, preventing race conditions, similar to using mutexes or atomic operations in multi-threaded CPU programs.

```
__global___ void accumulateResults(float *results, float *finalSum, int N) {
    int idx = threadIdx.x + blockDim.x * blockIdx.x;
    __shared__ float sharedSum[32];
    sharedSum[threadIdx.x] = (idx < N) ? results[idx] : 0;
    __syncthreads();
    if (threadIdx.x == 0) {
        float blockSum = 0;
        for (int i = 0; i < 32; ++i) {
            blockSum += sharedSum[i];
        }
        atomicAdd(finalSum, blockSum);
    }
}</pre>
```

Cooperative Groups and Warp-Level Primitives. Modern GPU architectures provide mechanisms for more efficient inter-warp communication through cooperative groups and warp-level primitives. This is analogous to advanced synchronization techniques in CPU parallel programming, such as thread pools or work-stealing queues. In this example, \_\_shfl\_down\_sync is a warp-level primitive that allows threads within a warp to communicate directly, reducing the need for global memory accesses and improving efficiency. This is similar to using SIMD instructions like SSE or AVX on CPUs for efficient intra-thread communication.

```
__global__ void reduceSum(float *data, float *result, int N) {
    unsigned int tid = threadIdx.x;
    float sum = 0.0f;
    for (int i = tid; i < N; i += blockDim.x) {
        sum += data[i];
    }
    sum = warpReduceSum(sum);
    if (tid % warpSize == 0) {
        atomicAdd(result, sum);
    }
}
__inline__ __device__ float warpReduceSum(float val) {
    for (int offset = warpSize / 2; offset > 0; offset /= 2) {
        val += __shfl_down_sync(FULL_MASK, val, offset);
    }
    return val;
}
```

### **Special Function Units (SFUs)**

**Special Function Units (SFUs)**. In addition to SPs, each SM includes Special Function Units (SFUs) that are specialized for handling complex mathematical operations. These units accelerate functions such as sine, cosine, square root, and interpolation, which are frequently used in graphics and scientific applications.

- **Structure of SFUs**: SFUs have dedicated hardware for computing transcendental and interpolation functions. This dedicated hardware allows these operations to be performed much faster than if they were implemented using general-purpose ALUs or FPUs.
- **Role in Computation**: By offloading complex mathematical operations to SFUs, the SPs are free to focus on more general computations, thereby improving the overall efficiency and performance of the GPU.

# Shared Memory: 16KB Read/Write Memory Managed by Software

**Overview of Shared Memory**. Each SM provides a small, low-latency shared memory space, typically 16KB, that can be accessed by all threads within a block. Unlike a hardware-managed cache, shared memory is a software-managed data store, allowing programmers to control data sharing and synchronization explicitly.

- **Structure of Shared Memory**: Shared memory is organized into banks, with each bank allowing simultaneous access by multiple threads as long as there are no bank conflicts (i.e., multiple threads accessing different locations within the same bank).
- Latency and Bandwidth: Shared memory is much faster than global memory, with latency comparable to that of register access. This makes it ideal for storing data that needs to be accessed frequently by multiple threads within a block.

**Usage in Parallel Applications**. Efficient use of shared memory can significantly enhance the performance of parallel applications by reducing the need for slower global memory accesses. Shared memory is often used for caching data, performing reductions, and facilitating inter-thread communication. In matrix multiplication, shared memory can be used to load sub-matrices (tiles) so that multiple threads can work on them simultaneously, reducing the number of accesses to global memory.

# **Multithreading Issuing Unit: Dispatches Instructions**

The multithreading issuing unit within a Streaming Multiprocessor (SM) is a crucial component responsible for managing the execution of multiple warps (groups of 32 threads) concurrently. Its primary goal is to ensure that the GPU cores are kept busy and that latency is hidden effectively. This unit plays a pivotal role in the GPU's computational model by optimizing the execution flow and maximizing resource utilization.

Dispatching Instructions to SPs. The multithreading issuing unit is responsible for dispatching instructions to the Streaming Processors (SPs). It determines which instructions are to be executed and manages the order of execution. This ensures that the SPs are constantly fed with instructions, reducing idle time and increasing throughput.

- Instruction Fetch Unit: Retrieves instructions from the instruction cache.
- **Decode Unit**: Decodes the fetched instructions to determine the operations and resources required.

- **Scheduler**: Determines the order of execution and dispatches the decoded instructions to the appropriate SPs.
- **SPs**: Execute the instructions and perform the computations.

### **Warp Scheduling**

**Dynamic Scheduling**. The issuing unit dynamically schedules warps based on their readiness to execute. This involves checking if a warp is ready to execute the next instruction or if it is waiting for data from memory. Dynamic scheduling helps in hiding latencies due to memory accesses or other stalls by switching to another warp that is ready to execute.

- Warp Scheduler: Monitors the status of each warp and decides which warp to schedule next.
- **Execution Control Unit**: Manages the state of each warp and switches between warps as needed.
- **Memory Access Unit**: Handles memory operations and communicates the status back to the warp scheduler.

**Instruction Dispatch**. Instructions are dispatched to the SPs in a round-robin or priority-based manner. This ensures that all warps get a fair chance to execute and that high-priority warps can progress faster if needed. This mechanism helps balance the load across all SPs and prevents any single warp from monopolizing the computational resources.

- **Round-Robin Dispatcher**: Ensures fair scheduling by cycling through warps.
- Priority Dispatcher: Prioritizes warps based on predefined criteria, ensuring that highpriority tasks are executed promptly.

The warp scheduler in CUDA devices is responsible for deciding which warp to execute at any given time. Its primary goal is to maximize the utilization of the Streaming Processors (SPs) by dynamically scheduling warps based on their readiness to execute. Here's a detailed look at how the warp scheduler works:

### 1. Monitoring Warp Status

- The scheduler continuously monitors the status of each warp. Warps can be in different states, such as ready to execute, waiting for memory access, or stalled due to other dependencies (e.g., synchronization points).
- **Ready to Execute**: The warp has all necessary data and resources to execute the next instruction.
- **Waiting for Memory**: The warp is waiting for data to be fetched from global memory or another memory hierarchy.
- **Stalled**: The warp is waiting for other dependencies, such as synchronization with other threads within a block.

### 2. Dynamic Scheduling

- The scheduler dynamically selects the next warp to execute based on its status. This is similar to how operating systems manage process scheduling, but with a focus on maximizing parallel execution and hiding latencies.
- Round-Robin Scheduling: The scheduler cycles through available warps, giving each
  warp a fair chance to execute. This ensures that no single warp monopolizes the
  resources.

- Priority Scheduling: Warps that are more critical or closer to completing their tasks may
  be given higher priority. This can help in scenarios where some tasks need to be
  completed faster than others.
- **Latency-Hiding**: When a warp is waiting for memory access, the scheduler switches to another warp that is ready to execute. This helps in hiding memory latency by keeping the SPs busy with other tasks.

#### 3. Execution Control

- Once a warp is selected, the scheduler dispatches its next instruction to the SPs. The
  execution control unit manages the state of the warp, including the program counter
  and register values.
- **Context Switching**: The scheduler maintains the context of each warp, similar to how operating systems handle context switching during interrupts. This involves saving and restoring the state of warps as they are scheduled in and out of execution.

Comparison to Other Computer Science Fields:

### 1. Operating System (OS) Process Scheduling

- Similarities: The warp scheduler in CUDA devices is analogous to the process scheduler
  in an operating system. Both schedulers aim to maximize resource utilization and
  ensure fair access to computational resources. They use techniques such as round-robin
  and priority scheduling to manage the execution of multiple tasks.
- Differences: While OS schedulers deal with processes and threads that may have different execution times and priorities, the warp scheduler deals with warps that are more homogeneous and focused on data-parallel tasks. The warp scheduler also emphasizes hiding memory latencies by quickly switching between warps.

### 2. Interrupt Handling and Context Switching

- **Similarities**: The concept of storing and reloading register states during interrupts in CPUs is similar to how the warp scheduler manages the state of each warp. When a warp is switched out, its context (e.g., register values, program counter) is saved, and when it is switched back in, the context is restored.
- Differences: Interrupt handling in CPUs is typically triggered by asynchronous events, requiring immediate attention, while warp scheduling is driven by the readiness of warps to execute instructions. The goal in warp scheduling is to maintain continuous execution and hide latencies, whereas interrupt handling focuses on responding to highpriority events.

### **3. Parallel Programming Mechanisms**

- Similarities: In parallel programming, mechanisms such as thread pools and task
  queues are used to manage and distribute work among multiple processing units. The
  warp scheduler uses similar principles to distribute work among the SPs.
- **Differences**: In CUDA, the granularity of parallelism is at the warp level (32 threads), and the scheduler is designed to handle massive parallelism efficiently. In traditional parallel programming, the focus may be on managing fewer threads with more complex tasks.

### **Maximizing Resource Utilization**

**Hiding Latency**. By dynamically scheduling warps, the multithreading issuing unit can hide latencies associated with memory accesses and other stalls. When one warp is stalled, another warp that is ready to execute can be scheduled immediately. This approach keeps the SPs busy and maximizes the utilization of available computational resources.

- Warp Scheduler: Continuously monitors the status of warps and switches to ready warps.
- **Latency Hiding Mechanism**: Utilizes hardware modules like prefetchers and memory access units to anticipate and reduce latency.
- **Execution Pipelines**: Ensures that other operations continue while waiting for memory access.

**Optimizing Throughput**. The issuing unit maximizes throughput by ensuring that as many threads as possible are processed concurrently. This involves optimizing the scheduling algorithm to minimize idle time and ensure that the SPs are utilized to their full capacity.

- **Throughput Optimizer**: Analyzes the current workload and adjusts scheduling to maximize the number of active threads.
- **Resource Manager**: Balances the workload across available SPs and other resources to prevent bottlenecks.
- **Load Balancer**: Dynamically redistributes work to underutilized SPs to ensure even load distribution.

### **Instruction and Constant Caches**

### **Instruction Cache**

The instruction cache in Streaming Multiprocessors (SMs) is a small, high-speed memory that stores the instructions of running kernels. This cache is invisible to programmers but plays a crucial role in the efficiency of kernel execution.

#### • Structure and Size:

- The instruction cache is typically small, designed to hold the most frequently accessed instructions for the currently executing kernels. Its size is optimized to balance the need for fast access with the constraints of chip real estate and power consumption.
- **Example**: The size might range from a few kilobytes to tens of kilobytes, sufficient to store several kernel instructions and loops that are executed repeatedly.

### • Role in Performance:

- By storing frequently used instructions close to the SPs, the instruction cache minimizes
  the latency associated with fetching instructions from global memory. This is crucial
  because accessing global memory is significantly slower than accessing the cache.
- Performance Impact: Reducing instruction fetch latency directly improves the overall
  execution speed of the kernel. For instance, in a tight loop where the same instructions
  are executed repeatedly, having these instructions in the cache avoids the overhead of
  repeated global memory accesses.

### • Hardware Implementation:

Cache Hierarchy: The instruction cache is part of the GPU's multi-level cache hierarchy.
 It sits between the global memory and the execution units, providing a high-speed buffer for instruction fetches.

- Associativity and Replacement Policies: The cache may use set-associative mapping
  with an LRU (Least Recently Used) replacement policy to manage which instructions are
  kept in the cache. This ensures that the most frequently accessed instructions remain in
  the cache, while less frequently used instructions are evicted.
- Integration with Fetch and Decode Stages: The instruction cache is tightly integrated
  with the fetch and decode stages of the instruction pipeline. Instructions are fetched
  from the cache into the decode unit, reducing the time taken to begin executing each
  instruction.

### **Constant Cache**

The constant cache in SMs stores read-only data that is frequently accessed by the threads during kernel execution. This cache is optimized for broadcasting data to multiple threads efficiently.

#### • Structure and Access:

- The constant cache is designed to handle read-only data that remains unchanged throughout the kernel execution, such as coefficients in mathematical formulas or configuration parameters. It typically has a size optimized for these small but frequently accessed datasets.
- Broadcast Mechanism: If multiple threads in a warp read the same location in constant memory, the data is fetched once from the constant cache and broadcast to all requesting threads. This reduces memory bandwidth usage and latency, as multiple threads can share a single fetch operation.
- Example: If 32 threads in a warp need the same constant value, the value is fetched
  once and distributed to all threads simultaneously, rather than each thread fetching the
  value separately.

### • Usage in Kernels:

- Constant memory is ideal for storing data that is read frequently but not modified, such
  as lookup tables, constants used in calculations, and configuration parameters. The
  constant cache ensures that these values are quickly accessible to the SPs.
- Kernel Example: Consider a kernel that uses a lookup table for some coefficients:

```
__constant__ float coeffs[10]; // Stored in constant memory

__global__ void computeKernel(float *data, int N) {
    int idx = threadIdx.x + blockIdx.x * blockDim.x;
    if (idx < N) {
        float value = data[idx];
        float result = value * coeffs[0] + value * coeffs[1]; // Accesses

constant memory
    data[idx] = result;
    }
}</pre>
```

#### • Hardware Implementation:

 Cache Design: The constant cache is designed to be small but highly efficient for its specific use case. It is typically fully associative, meaning any memory address can be mapped to any cache line, which helps in minimizing cache misses.

- Access Optimization: The constant cache is optimized for scenarios where multiple
  threads in a warp read the same data. This allows for a single fetch operation to serve all
  threads, significantly reducing the demand on memory bandwidth.
- **Broadcast Engine**: The hardware includes a broadcast engine that ensures data fetched from the constant cache is distributed to all requesting threads in a warp efficiently.

# **CUDA Programming Structure**

# **Integrated Host-Device Application**

A CUDA program integrates both host (CPU) and device (GPU) code within a single application. The host code manages the overall control flow, memory allocation, and data transfer, while the device code (kernels) performs the compute-intensive tasks on the GPU.

#### **Host Code:**

- Written in standard C/C++ with CUDA extensions.
- Manages memory allocation and deallocation on the GPU.
- Transfers data between host and device memory.
- Launches kernel functions on the GPU.
- Synchronizes execution and handles any errors.

#### **Device Code:**

- Written in CUDA C/C++.
- Executed on the GPU.
- Contains kernel functions that are designed to run in parallel across many threads.

### Distinction Between Host Code and Device Code

#### **Host Code:**

- Runs on the CPU.
- Uses standard C/C++ syntax along with CUDA API calls for managing GPU resources and execution.
- Example of host code:

```
float *d_A;
cudaMalloc((void**)&d_A, size);

// Copy data from host to device
cudaMemcpy(d_A, h_A, size, cudaMemcpyHostToDevice);

// Launch the kernel
vectorAdd<<<<numBlocks, numThreadsPerBlock>>>(d_A, d_B, d_C, N);

// Copy the result back to the host
cudaMemcpy(h_C, d_C, size, cudaMemcpyDeviceToHost);

// Free device memory
cudaFree(d_A);
```

#### **Device Code:**

- Runs on the GPU.
- Contains kernel functions marked with the \_\_global\_\_ keyword.
- Uses thread and block indices for parallel execution.
- Example of device code:

```
__global__ void vectorAdd(float *A, float *B, float *C, int N) {
   int idx = threadIdx.x + blockDim.x * blockIdx.x;
   if (idx < N) {
        C[idx] = A[idx] + B[idx];
   }
}</pre>
```

### **Kernel Invocation Syntax and Example Structure**

Kernel functions are launched from the host code using a special syntax that specifies the grid and block dimensions. This syntax is called the execution configuration.

### Syntax:

```
kernelFunction<<<<numBlocks, numThreadsPerBlock>>>(arg1, arg2, ...);
```

- numBlocks: Number of blocks in the grid.
- numThreadsPerBlock: Number of threads in each block.

```
__global__ void vectorAdd(float *A, float *B, float *C, int N) {
    int idx = threadIdx.x + blockDim.x * blockIdx.x;
    if (idx < N) {
        C[idx] = A[idx] + B[idx];
    }
}

// Host code to launch the kernel
int N = 1024;
int numThreadsPerBlock = 256;
int numBlocks = (N + numThreadsPerBlock - 1) / numThreadsPerBlock;
vectorAdd<<<<numBlocks, numThreadsPerBlock>>>(d_A, d_B, d_C, N);
```

# **Arrays of Parallel Threads**

CUDA kernels execute using an array of parallel threads, following the Single Program Multiple Data (SPMD) model. Each thread runs the same code but operates on different data elements.

- Thread Identification:
  - Each thread in a block can be uniquely identified using threadIdx.
  - Each block in a grid can be uniquely identified using blockIdx.
  - The dimensions of a block and a grid can be accessed using blockDim and gridDim.

 Memory Addressing and Control Decisions. Threads use their unique indices to compute memory addresses and make control decisions, ensuring each thread processes a distinct portion of the data.

```
__global__ void vectorAdd(float *A, float *B, float *C, int N) {
   int idx = threadIdx.x + blockDim.x * blockIdx.x;
   if (idx < N) {
        C[idx] = A[idx] + B[idx];
   }
}</pre>
```

### **Block and Grid Organization**

Blocks and grids are the fundamental organizational units for managing parallel execution in CUDA.

- Block and Thread IDs for Data Processing:
  - Thread ID: threadIdx.x, threadIdx.y, threadIdx.z
  - Block ID: blockIdx.x, blockIdx.y, blockIdx.z
  - Block Dimensions: blockDim.x, blockDim.y, blockDim.z
  - Grid Dimensions: gridDim.x, gridDim.y, gridDim.z
- **Simplified Memory Addressing for Multidimensional Data**. Threads within a block and blocks within a grid can be organized in 1D, 2D, or 3D configurations. This flexibility simplifies addressing for multidimensional data structures, such as matrices and volumes.

# Thread Hierarchy and Synchronization

# **Hierarchical Organization**

CUDA's hierarchical organization is designed to efficiently manage parallel computation by dividing tasks into smaller, manageable units. This hierarchy includes threads, thread blocks, cooperative thread arrays (CTAs), and grids.

### Threads:

- The smallest unit of execution in CUDA. Each thread executes a kernel function independently but can collaborate with other threads within the same block.
- Threads are identified by threadIdx, which can be 1D, 2D, or 3D.

```
int tx = threadIdx.x;
int ty = threadIdx.y;
int tz = threadIdx.z;
```

### **Thread Blocks:**

- A group of threads that can cooperate with each other by sharing data through shared memory and synchronizing their execution.
- Each block is identified by blockIdx and has dimensions specified by blockDim.
- Threads within a block can communicate and synchronize using \_\_syncthreads().
- Example:

```
int bx = blockIdx.x;
int by = blockIdx.y;
int bz = blockIdx.z;
int blockSize = blockDim.x * blockDim.y * blockDim.z;
```

### **Cooperative Thread Arrays (CTAs):**

- Another term for thread blocks, emphasizing their ability to work together on a portion of the overall task.
- Each CTA executes independently and can be scheduled in any order relative to other CTAs.
- CTAs are essential for breaking down large problems into smaller chunks that can be executed concurrently.

#### **Grids**:

- A collection of thread blocks that execute a given kernel. The entire grid of blocks is launched at the same time, with each block running on the GPU.
- Grids can be 1D, 2D, or 3D, allowing for flexible organization of parallel tasks.

```
dim3 gridDim(16, 16, 1); // 16x16 grid of blocks
dim3 blockDim(16, 16, 1); // Each block has 16x16 threads
kernelFunction<<<gridDim, blockDim>>>(...);
```

# **Synchronization and Shared Memory within Blocks**

Synchronization and shared memory are crucial for efficient cooperation between threads within the same block.

#### **Synchronization**:

- Threads within a block can synchronize their execution using \_\_syncthreads(). This intrinsic function ensures that all threads in the block reach the synchronization point before any thread continues execution.
- This is useful for coordinating access to shared resources and avoiding race conditions.

```
__global___ void kernel(float *data) {
    __shared__ float sharedData[256];
    int idx = threadIdx.x;
    sharedData[idx] = data[idx];
    __syncthreads();
    if (idx < 128) {
        sharedData[idx] += sharedData[idx + 128];
    }
    __syncthreads();
    data[idx] = sharedData[idx];
}</pre>
```

### **Shared Memory:**

- Shared memory is a low-latency memory accessible by all threads within a block. It is used to store data that needs to be quickly accessible and shared among threads.
- Shared memory is declared within the kernel using the \_\_shared\_ keyword.
- Proper use of shared memory can significantly improve the performance of a CUDA application by reducing the need for slower global memory accesses.

```
__global__ void matrixMul(float *A, float *B, float *C, int N) {
    __shared__ float sharedA[16][16];
    __shared__ float sharedB[16][16];
   int tx = threadIdx.x;
   int ty = threadIdx.y;
   int row = blockIdx.y * blockDim.y + ty;
   int col = blockIdx.x * blockDim.x + tx;
   float value = 0;
   for (int k = 0; k < (N / 16); ++k) {
        sharedA[ty][tx] = A[row * N + (k * 16 + tx)];
        sharedB[ty][tx] = B[(k * 16 + ty) * N + col];
        __syncthreads();
        for (int n = 0; n < 16; ++n) {
            value += sharedA[ty][n] * sharedB[n][tx];
         _syncthreads();
   }
   C[row * N + col] = value;
}
```

# **Dynamic Scheduling of Grids at Runtime**

Dynamic scheduling of grids allows for more flexible and efficient execution of CUDA programs, particularly for workloads that are not evenly distributed or that vary dynamically during execution.

**Kernel Launches**. The GPU can launch new kernels dynamically based on runtime conditions. This allows for more complex execution flows and adaptive load balancing.

```
__global__ void parentKernel() {
    // Some computation
    if (condition) {
        // Launch a child kernel dynamically
        childKernel<<<<gridDim, blockDim>>>(...);
    }
}

__global__ void childKernel() {
    // Child kernel computation
}
```

**Grid and Block Dimensions**. Grid and block dimensions can be set dynamically at runtime to adapt to the specific needs of the application. This allows for more efficient utilization of GPU resources.

```
int N = ...; // Size of the input
int numThreadsPerBlock = 256;
int numBlocks = (N + numThreadsPerBlock - 1) / numThreadsPerBlock;
kernel<<<numBlocks, numThreadsPerBlock>>>(...);
```

**Stream and Event Synchronization**. CUDA streams and events can be used to synchronize kernel execution dynamically, allowing for more fine-grained control over the execution order and dependencies between kernels.

```
cudaStream_t stream1, stream2;
cudaStreamCreate(&stream1);
cudaStreamCreate(&stream2);

kernelA<<<gridDim, blockDim, 0, stream1>>>(...);
kernelB<<<<gridDim, blockDim, 0, stream2>>>(...);

cudaStreamSynchronize(stream1);
cudaStreamSynchronize(stream2);

cudaStreamDestroy(stream1);
cudaStreamDestroy(stream1);
```

# **CUDA Memory Model and Variable Management**

Understanding the CUDA memory model and variable management is crucial for optimizing the performance of CUDA applications. The memory model in CUDA is designed to provide a flexible and efficient way to handle various types of memory, each with its specific scope, lifetime, and usage.

# **Variable Type Qualifiers**

CUDA provides several type qualifiers to specify the memory scope and lifetime of variables. These qualifiers are **device**, **shared**, **constant**, and **local**.

#### device:

• **Scope**: Global memory (accessible by all threads across all blocks).

- **Lifetime**: The lifetime of the application.
- Usage: Used for variables that need to be accessible from multiple kernels or from host code.

```
__device__ float deviceVar; // Global variable accessible by all threads
```

#### shared:

- **Scope**: Shared memory (accessible by all threads within a single block).
- Lifetime: The lifetime of the block.
- **Usage**: Used for variables that need to be shared among threads within the same block, providing low-latency access.

```
__global__ void kernel() {
    __shared__ float sharedVar[256]; // Shared variable within a block
    int idx = threadIdx.x;
    sharedVar[idx] = idx; // Each thread accesses its corresponding element
    __syncthreads(); // Synchronize all threads in the block
}
```

#### constant:

- **Scope**: Constant memory (read-only memory accessible by all threads).
- **Lifetime**: The lifetime of the application.
- **Usage**: Used for variables that are read-only and remain constant throughout the execution of the kernel. Optimized for broadcast reads by threads within a warp.

```
__constant__ float constVar[10]; // Constant variable accessible by all threads
```

#### local:

- **Scope**: Local memory (private to each thread, used for automatic variables).
- **Lifetime**: The lifetime of the thread.
- **Usage**: Used for variables that are private to each thread, such as local variables in a function.

```
__global__ void kernel() {
   int localVar = threadIdx.x; // Local variable private to each thread
}
```

# **Memory Scope and Lifetime for Different Types of Variables**

- Global Memory (device):
  - Accessible by all threads and host code.
  - o Persistent across kernel launches.
  - Higher latency compared to shared and local memory.
  - Suitable for large data sets that need to be accessed by multiple threads and kernels.
- Shared Memory (shared):
  - Accessible only by threads within the same block.

- Lower latency than global memory.
- Ideal for data that needs to be frequently accessed and modified by threads within the same block.
- Provides a mechanism for inter-thread communication within a block.

#### • Constant Memory (constant):

- Read-only memory optimized for broadcast reads.
- Accessible by all threads.
- Suitable for data that does not change during kernel execution, such as lookup tables or configuration parameters.

### • Local Memory (local):

- o Private to each thread.
- Used for automatic variables that are too large to fit in registers or for arrays and structures.
- Stored in global memory, hence higher latency than shared memory.

# **Built-in Vector Types and dim3 Type**

CUDA provides built-in vector types and the dim3 type to simplify memory management and thread/block organization.

### **Vector Types**:

- CUDA supports built-in vector types such as int2, int4, float2, float4, etc. These types
  group multiple scalar values into a single variable, allowing for more efficient memory access
  and operations.
- **Constructor Functions**: Constructor functions like make\_int4 and make\_float4 are provided to create these vector types.

```
int4 vec = make_int4(1, 2, 3, 4);
float4 fvec = make_float4(1.0f, 2.0f, 3.0f, 4.0f);
```

### dim3 Type:

- The dim3 type is used to specify the dimensions of thread blocks and grids in CUDA kernel launches. It can represent up to three dimensions (x, y, z), making it suitable for organizing complex data structures like 2D and 3D arrays.
- **Usage**: dim3 is typically used to define the number of threads per block and the number of blocks per grid.

```
dim3 numBlocks(16, 16, 1); // 16x16 grid of blocks
dim3 blockDim(16, 16, 1); // Each block has 16x16 threads
kernelFunction<<<numBlocks, blockDim>>>(...);
```

# **CUDA Function Declarations**

- Execution and callable context
  - o device, global, and host functions
- Restrictions on device-executed functions

- Kernel Function Invocation and Thread Creation
  - Kernel execution configuration (dim3 for grid and block dimensions)
  - o Example kernel function and its invocation

# **Memory Management and Data Transfer**

- Device Memory Allocation
  - cudaMalloc() and cudaFree()
- Host-Device Data Transfer
  - cudaMemcpy() and cudaMemcpyAsync()

# **Thread Synchronization and Dead-lock**

- Synchronization within a block using \_syncthreads()
- Potential dead-lock scenarios

# **Example Application: Matrix Multiplication**

- Step-by-step example illustrating memory and thread management
- Kernel function for matrix multiplication
- Handling of arbitrary-sized matrices using tiled computation

### **CUDA Libraries**

- CUBLAS: Basic Linear Algebra Subprograms
- CUFFT: Fast Fourier Transform
- CUSOLVER: Decompositions and linear system solutions
- CURAND: High-quality pseudorandom numbers
- CUSPARSE: Sparse matrices subroutines
- CUDNN: Deep learning acceleration library

# **Compilation and Debugging Tools**

# **NVCC Compiler**

The NVCC (NVIDIA CUDA Compiler) is the primary tool for compiling CUDA programs. It converts CUDA code, which includes both host (CPU) and device (GPU) code, into executable binaries. Here's an in-depth look at its compilation process and outputs:

### **Compilation Process:**

- 1. **Source Code Parsing**. NVCC starts by parsing the CUDA source code, which typically contains a mix of host code (written in standard C/C++) and device code (written in CUDA C/C++). The device code includes kernel functions that will be executed on the GPU.
- 2. Separation of Host and Device Code. NVCC separates the host code and device code. The host code is compiled using a standard C/C++ compiler like GCC, while the device code is compiled by NVCC into PTX (Parallel Thread Execution) intermediate representation or directly into binary code for the target GPU architecture.

3. **Host Compilation**. The host code is compiled into object files (.o or .obj) using the host compiler. These object files contain the CPU instructions that will manage and launch the CUDA kernels.

### 4. Device Compilation:

- The device code is compiled into PTX code, an intermediate representation that can be further optimized. NVCC can also compile PTX code into binary code (cubin files) that the GPU can execute directly.
- The device code can also be compiled into fat binaries, which include PTX code for forward compatibility with future GPUs and binary code for the current GPU.
- 5. **Linking**. The host and device object files are linked together to form the final executable. The host code contains the necessary instructions to manage memory allocation, data transfer, and kernel launches on the GPU.

### **Outputs**:

- **Executable Binaries**: The final executable that can be run on a system with a CUDA-capable GPU.
- Object Files: Intermediate object files for both host and device code.
- **PTX Files**: Intermediate representation of device code, which can be used for further optimizations or compiled into binary code for specific GPU architectures.
- **Cubin Files**: Binary code that the GPU can execute directly.

Example of compiling a CUDA program with NVCC:

```
nvcc -o vectorAdd vectorAdd.cu
```

This command compiles the vectorAdd.cu CUDA source file into an executable named vectorAdd.

# **Debugging Tools**

NVIDIA provides several powerful debugging tools to help developers identify and fix issues in CUDA programs. These tools include NVIDIA cuda-gdb, cuda-memcheck, CUDA profiler, and NVIDIA Nsight tools.

### **NVIDIA** cuda-gdb

- **Functionality**: cuda-gdb is an extension of the GNU Debugger (GDB) that supports debugging both the host (CPU) and device (GPU) code in CUDA applications.
- Capabilities:
  - Set breakpoints in both host and device code.
  - Inspect and modify variables in both host and device memory.
  - Step through code execution on both CPU and GPU.
  - Examine the call stack and backtrace for both CPU and GPU code.
- Example:

```
cuda-gdb ./vectorAdd
(cuda-gdb) break vectorAdd.cu:20 # Set a breakpoint at line 20 in
vectorAdd.cu
(cuda-gdb) run # Start the program
(cuda-gdb) bt # Display the call stack
(cuda-gdb) step # Step through the code
```

### cuda-memcheck

- **Functionality**: cuda-memcheck is a suite of tools designed to detect memory errors in CUDA applications, similar to Valgrind for CPU programs.
- Capabilities:
  - Memcheck: Detects out-of-bounds memory accesses, misaligned memory accesses, and memory leaks.
  - **Racecheck**: Detects data races in shared memory.
  - Initcheck: Identifies uses of uninitialized memory.
  - **Synccheck**: Reports errors related to invalid usage of synchronization primitives.
- Example:

```
cuda-memcheck ./vectorAdd
```

### **CUDA** profiler

- Functionality: The CUDA profiler provides detailed performance analysis of CUDA applications. It helps identify performance bottlenecks and optimize the usage of GPU resources.
- Capabilities:
  - Event-based profiling: Measures specific events such as memory accesses, instruction counts, and execution times.
  - **Visual Profiler (nvvp)**: A GUI tool that provides visual representations of performance metrics, kernel execution timelines, and memory transfer timelines.
- Example:

```
nvprof ./vectorAdd
```

This command profiles the

```
vectorAdd
```

executable, generating a timeline and detailed performance metrics.

### **NVIDIA Nsight tools**

### **Nsight Systems**:

- **Functionality**: Nsight Systems provides a system-wide performance analysis tool that visualizes an application's algorithms and identifies opportunities for optimization.
- Capabilities:

- Visualize CPU and GPU activity.
- o Correlate GPU activity with CPU functions.
- Identify bottlenecks and optimize the overall system performance.
- Example:

```
nsys profile --trace=cuda ./vectorAdd
```

### **Nsight Compute:**

- **Functionality**: Nsight Compute is an interactive kernel profiler that provides detailed performance metrics and API debugging for CUDA applications.
- Capabilities:
  - Collects detailed performance metrics for individual kernels.
  - Provides a user-friendly interface for analyzing performance issues.
  - Supports custom metrics and guided analysis.
- Example:

ncu ./vectorAdd

# **Performance Optimization and Profiling**

- Identifying performance bottlenecks
- Accessing hardware performance counters
- Example usage of CUDA profiler and NVIDIA Visual Profiler

# **CUDA Event Timing**

- Accurate timing using CUDA events
- Example of timing kernel execution using cudaEvent functions